

Stereo 2.6W Audio Power Amplifier (with DC\_Volume Control)

#### **Features**

- Low Operating Current with 9mA
- Improved Depop Circuitry to Eliminate Turn-on and Turn-off Transients in Outputs
- High PSRR
- 32 Steps Volume Adjustable by DC Voltage with Hysteresis
- 2.6W per Channel Output Power into 4WLoad at 5V, BTL Mode
- Two Output Modes Allowable with BTL and SE Modes Selected by SE/BTL Pin
- Low Current Consumption in Shutdown Mode (1mA)
- Short Circuit Protection
- Thermal Shutdown Protection and Over-Current Protection Circuitry
- The OUT+ Signal and the IN- Signal are Outphase
- Power Enhanced Package (DIP-16 / DIP-16A)
- Lead Free and Green Devices Available (RoHS Compliant)

## **Applications**

- NoteBook PC
- LCD Monitor or TV

### **General Description**

APA2069 is a monolithic integrated circuit, which provides precise DC volume control, and a stereo bridged audio power amplifiers capable of producing 2.6W (2W) into  $4\Omega$  with less than 10% (1.0%) THD+N. The attenuator range of the volume control in APA2069 is from 20dB (DC\_Vol=0V) to -80dB (DC\_Vol=3.54V) with 32 steps. The advantage of internal gain setting can be less components and PCB area. Both of the depop circuitry and the thermal shutdown protection circuitry are integrated in APA2069, that reduce pops and clicks noise during power up or shutdown mode operation. It also improves the power off pop noise and protects the chip from being destroyed by over temperature and short current failure. To simplify the audio system design, APA2069 combines a stereo bridge-tied loads (BTL) mode for speaker drive and a stereo single-end (SE) mode for headphone drive into a single chip, where both modes are easily switched by the SE/BTL input control pin signal.

## **Pin Configuration**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

### **Absolute Maximum Ratings** (Note 1)

(Over operating free-air temperature range unless otherwise noted.)

| Symbol           | Parameter                                      | Rating                       | Unit |
|------------------|------------------------------------------------|------------------------------|------|
| $V_{DD}$         | Supply Voltage Range                           | -0.3 to 6                    | V    |
| V <sub>IN</sub>  | Input Voltage Range, SE/BTL, SHUTDOWN          | -0.3 to V <sub>DD</sub> +0.3 | V    |
| T <sub>A</sub>   | Operating Ambient Temperature Range            | -40 to 85                    | °C   |
| $T_J$            | Maximum Junction Temperature                   | 150                          | °C   |
| T <sub>STG</sub> | Storage Temperature Range                      | -65 to +150                  | °C   |
| T <sub>SDR</sub> | Maximum Lead Soldering Temperature, 10 Seconds | 260                          | °C   |
| P <sub>D</sub>   | Power Dissipation                              | Internal Limited             | W    |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Thermal Characteristics**

| Symbol          | Parameter                                                        |                | Typical Value | Unit |
|-----------------|------------------------------------------------------------------|----------------|---------------|------|
| $\theta_{JA}$   | Thermal Resistance from Junction to Ambient in Free Air (Note 2) | DIP-16/DIP-16A | 45            | °C/W |
| θ <sub>JC</sub> | Thermal Resistance from Junction to Case in Free Air             | DIP-16/DIP-16A | 10            | °C/W |

Note 2:  $\theta_{LA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air.

## **Recommended Operating Conditions**

| Symbol           | Parameter                                    | Range    | Unit                   |   |
|------------------|----------------------------------------------|----------|------------------------|---|
| $V_{DD}$         | Supply Voltage                               |          | 4.5 ~ 5.5              | V |
| \/               | High Level Threshold Voltage                 | SHUTDOWN | 2.0 ~                  | V |
| V <sub>IH</sub>  | SE/BTL                                       | 4.0 ~    | V                      |   |
| V                | Low Level Threshold Voltage  SHUTDOWN SE/BTL | SHUTDOWN | ~ 1.0                  | V |
| V <sub>IL</sub>  |                                              | SE/BTL   | ~ 3.0                  |   |
| V <sub>ICM</sub> | Common Mode Input Voltage                    |          | ~ V <sub>DD</sub> -0.5 | V |



### **Electrical Characteristics**

 $V_{DD}$ =5V,  $T_A$ =25°C (unless otherwise noted)

| Symbol                         | Parameter                       | Test Conditions          | APA2069 |      |      | Unit        |
|--------------------------------|---------------------------------|--------------------------|---------|------|------|-------------|
|                                | r ai ailletei                   | rest Conditions          | Min.    | Тур. | Max. | Onic        |
| I <sub>DD</sub> Supply Current | Committee Comment               | SE/BTL=0V                | -       | 9    | 20   | 20<br>10 mA |
|                                | Supply Current                  | SE/BTL=5V                | -       | 4    | 10   |             |
| I <sub>SD</sub>                | Supply Current in Shutdown Mode | SE/BTL=0V<br>SHUTDOWN=0V | -       | 1    | -    | μА          |
| I <sub>IH</sub>                | High Input Current              |                          | -       | 900  | -    | nA          |
| I <sub>IL</sub>                | Low Input Current               |                          | -       | 900  | -    | nA          |
| Vos                            | Output Offset Voltage           |                          | -       | 5    | -    | mV          |

Operating Characteristics, BTL mode.  $V_{DD}$ =5V,  $T_A$ =25 $^{\circ}$ C,  $R_L$ =4 $\Omega$ ,  $A_V$ =6dB (unless otherwise noted)

| Symbol    | Parameter                                                                                             | Test Conditions                                 | APA2069 |      |      | Unit |  |
|-----------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|------|------|------|--|
| Symbol    | raianietei                                                                                            | rest Conditions                                 | Min.    | Тур. | Max. | Jiii |  |
|           |                                                                                                       | THD+N=10%, $R_L$ =3 $\Omega$ , $f_{in}$ =1kHz   | -       | 2.9  | -    |      |  |
|           |                                                                                                       | THD+N =10%, $R_L$ =4 $\Omega$ , $f_{in}$ =1kHz  | -       | 2.6  | -    |      |  |
| Po        | Maximum Output Power                                                                                  | THD+N =10%, $R_L$ =8 $\Omega$ , $f_{in}$ =1kHz  | -       | 1.6  | -    | w    |  |
| Γ0        | Maximum Output I owei                                                                                 | THD+N =1%, $R_L$ =3 $\Omega$ , $f_{in}$ =1kHz   | -       | 2.4  | -    | ] VV |  |
|           |                                                                                                       | THD+N =1%, $R_L$ =4 $\Omega$ , $f_{in}$ =1kHz   | -       | 2    | -    |      |  |
|           |                                                                                                       | THD+N =0.5%, $R_L$ =8 $\Omega$ , $f_{in}$ =1kHz | 1       | 1.3  | -    |      |  |
| THD+N     | Total Harmonic Distortion Plus Noise                                                                  | $P_O=1.2W$ , $R_L=4\Omega$ , $f_{in}=1kHz$      | -       | 0.07 | -    | %    |  |
| TIIDTIN   |                                                                                                       | $P_O=0.9W$ , $R_L=8\Omega$ , $f_{in}=1kHz$      | -       | 0.08 | -    |      |  |
| PSRR      | Power Ripple Rejection Ratio $V_{IN}$ =0.1Vrms, $R_L$ =8 $\Omega$ , $C_B$ =1 $\mu$ F, $f_{in}$ =120Hz |                                                 | -       | 60   | -    | dB   |  |
| Crosstalk | Channel Separation                                                                                    | $C_B=1\mu F$ , $R_L=8\Omega$ , $f_{in}=1kHz$    | -       | 90   | -    | dB   |  |
| S/N       | Signal to Noise Ratio                                                                                 | $P_O=1.1W$ , $R_L=8\Omega$ , A_weighting        | -       | 95   | -    | dB   |  |

Operating Characteristics, SE mode.  $V_{DD}$ =5V,  $T_A$ =25°C,  $A_V$ =0dB (unless otherwise noted)

| Symbol    | Parameter                            | Test Conditions                                                                  | APA2069 |      |      | Unit  |  |
|-----------|--------------------------------------|----------------------------------------------------------------------------------|---------|------|------|-------|--|
| Symbol    | Farameter                            | rest Conditions                                                                  | Min.    | Тур. | Max. | Oilit |  |
|           |                                      | THD+N=10%, $R_L$ =16 $\Omega$ , $f_{in}$ =1kHz                                   | -       | 220  | -    |       |  |
| Po        | Maximum Output Power                 | THD+N =10%, $R_L$ =32 $\Omega$ , $f_{in}$ =1kHz                                  | i       | 120  | i    | mW    |  |
| Fo        | IMAXIIIIUIII Output Fowei            | THD+N =1%, $R_L$ =16 $\Omega$ , $f_{in}$ =1kHz                                   | i       | 160  | i    |       |  |
|           |                                      | THD+N =1%, $R_L$ =32 $\Omega$ , $f_{in}$ =1kHz                                   | i       | 95   | i    |       |  |
| THD+N     | Total Harmonic Distortion Plus Noise | $P_0$ =125mW, $R_L$ =16 $\Omega$ , $f_{in}$ =1kHz                                | ı       | 0.09 | ı    | %     |  |
| TTIDTN    |                                      | $P_0$ =65mW, $R_L$ =32 $\Omega$ , $f_{in}$ =1kHz                                 | 1       | 0.09 | -    | 70    |  |
| PSRR      | Power Ripple Rejection Ratio         | $V_{IN}$ =0.1 $V$ rms, $R_L$ =32 $\Omega$ , $C_B$ =1 $\mu$ F, $f_{in}$ =120 $Hz$ | -       | 60   | -    | dB    |  |
| Crosstalk | Channel Separation                   | $C_B=1\mu F$ , $R_L=32\Omega$ , $f_{in}=1kHz$                                    | ı       | 60   | ı    | dB    |  |
| S/N       | Signal to Noise Ratio                | $P_O=75$ mW, SE, $R_L=32\Omega$ , A_weighting                                    | -       | 100  | -    | dB    |  |



## **Typical Operating Characteristics**

































THD+N vs. Frequency































































# **Pin Description**

| PIN       |          | CONFIG | FUNCTION                                                                 |  |
|-----------|----------|--------|--------------------------------------------------------------------------|--|
| NO.       | NAME     | CONFIG | FUNCTION                                                                 |  |
| 1         | SHUTDOWN | I      | It will be into shutdown mode when pull low. $I_{SD} = 1\mu A$           |  |
| 2         | BYPASS   | 1      | Bias voltage generator                                                   |  |
| 3         | RIN-     | 1      | Right channel input terminal                                             |  |
| 4,5,12,13 | GND      | -      | Ground connection, Connected to thermal pad.                             |  |
| 6         | LIN-     | I      | Left channel input terminal                                              |  |
| 7         | VOLUME   | I      | Input signal for internal volume gain setting.                           |  |
| 8         | SE/BTL   | I      | Output mode control input, high for SE output mode and low for BTL mode. |  |
| 9         | LOUT-    | 0      | Left channel negative output in BTL mode and high impedance in SE mode.  |  |
| 10,15     | VDD      | -      | Supply voltage                                                           |  |
| 11        | LOUT+    | 0      | Left channel positive output in BTL mode and SE mode.                    |  |
| 14        | ROUT+    | 0      | Right channel positive output in BTL mode and SE mode.                   |  |
| 16        | ROUT-    | 0      | Right channel negative output in BTL mode and high impedance in SE mode. |  |

# **Block Diagram**



11



# **Typical Application Circuit**



## Volume Control Table\_BTL Mode

Supply Voltage  $V_{\rm DD}$ =5V

| Av(dB) | High(V) | Low(V) | Hysteresis(mV) | Recommended Voltage(V) |
|--------|---------|--------|----------------|------------------------|
| 20     | 0.12    | 0.00   |                | 0                      |
| 18     | 0.23    | 0.17   | 52             | 0.20                   |
| 16     | 0.34    | 0.28   | 51             | 0.31                   |
| 14     | 0.46    | 0.39   | 50             | 0.43                   |
| 12     | 0.57    | 0.51   | 49             | 0.54                   |
| 10     | 0.69    | 0.62   | 47             | 0.65                   |
| 8      | 0.80    | 0.73   | 46             | 0.77                   |
| 6      | 0.91    | 0.84   | 45             | 0.88                   |
| 4      | 1.03    | 0.96   | 44             | 0.99                   |
| 2      | 1.14    | 1.07   | 43             | 1.10                   |
| 0      | 1.25    | 1.18   | 41             | 1.22                   |
| -2     | 1.37    | 1.29   | 40             | 1.33                   |
| -4     | 1.48    | 1.41   | 39             | 1.44                   |
| -6     | 1.59    | 1.52   | 38             | 1.56                   |
| -8     | 1.71    | 1.63   | 37             | 1.67                   |



# Volume Control Table\_BTL Mode (Cont.)

Supply Voltage  $V_{\rm DD}$ =5V

| Av(dB) | High(V) | Low(V) | Hysteresis(mV) | Recommended Voltage(V) |
|--------|---------|--------|----------------|------------------------|
| -10    | 1.82    | 1.74   | 35             | 1.78                   |
| -12    | 1.93    | 1.85   | 34             | 1.89                   |
| -14    | 2.05    | 1.97   | 33             | 2.01                   |
| -16    | 2.16    | 2.08   | 32             | 2.12                   |
| -18    | 2.28    | 2.19   | 30             | 2.23                   |
| -20    | 2.39    | 2.30   | 29             | 2.35                   |
| -22    | 2.50    | 2.42   | 28             | 2.46                   |
| -24    | 2.62    | 2.53   | 27             | 2.57                   |
| -26    | 2.73    | 2.64   | 26             | 2.69                   |
| -28    | 2.84    | 2.75   | 24             | 2.80                   |
| -30    | 2.96    | 2.87   | 23             | 2.91                   |
| -32    | 3.07    | 2.98   | 22             | 3.02                   |
| -34    | 3.18    | 3.09   | 21             | 3.14                   |
| -36    | 3.30    | 3.20   | 20             | 3.25                   |
| -38    | 3.41    | 3.32   | 18             | 3.36                   |
| -40    | 3.52    | 3.43   | 17             | 3.48                   |
| -80    | 5.00    | 3.54   | 16             | 5                      |



### Application Information

#### **BTL Operation**

The APA2069 output stage (power amplifier) has two pairs of operational amplifiers internally, which allows different amplifier configurations.



Figure 1: APA2069 Internal Configuration (each channel)

The power amplifier's OP1 gain is set by internal unity-gain and input audio signal comes from internal volume control amplifier. While the second amplifier OP2 is internally fixed in a unity-gain, inverting configuration. Figure 1 shows that the output of OP1 is connected to the input to OP2, which results in the output signals of with both amplifiers with identical in magnitude, but out of phase 180°. Consequently, the differential gain for each channel is 2 x (Gain of SE mode).

By driving the load differentially through outputs OUT+ and OUT-, an amplifier configuration is commonly referred to the bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to the ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus, doubles the output swing for aspecified supply voltage.

When placed under the same conditions, a BTL amplifier has four times the output power of a SE amplifier. A BTL configuration, such as the one used in APA2069, also creates a second advantage over SE amplifiers. Since the differential outputs, ROUT+, ROUT-, LOUT+, and LOUT-, are biased at half-supply, it's not necessary for DC voltage to be across the load. This eliminates the

need for an output coupling capacitor which is required in a single supply, SE configuration.

#### **Single-Ended Operation**

To consider the single-supply SE configuration shown in the Application Circuit, a coupling capacitor is required to block the DC offset voltage from reaching the load. These capacitors can be quite large (approximately  $33\mu F$  to  $1000\mu F)$  so they tend to be expensive, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system (refer to the Output Coupling Capacitor). The rules described still hold with the addition of the following relationship:

$$\frac{1}{C_{\rm B} \times 150 \text{k}\Omega} \leq \frac{1}{R_{\rm i}C_{\rm i}} \ll \frac{1}{R_{\rm i}C_{\rm c}} \tag{1}$$

#### Output SE/BTL Operation

The best cost saving feature of APA2069 is that it can be switched easily between BTL and SE modes. This feature eliminates the requirement for an additional headphone amplifier in applications where internal stereo speakers are driven in BTL mode but external headphone or speakers must be accommodated. Internal to the APA2069, two separate amplifiers drive OUT+ and OUT- (see Figure 1). The SE/BTL input controls the operation of the follower amplifier that drives LOUT- and ROUT-.

- When SE/BTL keeps low, the OP2 turns on and the APA2069 is in the BTL mode.
- When SE/BTL keeps high, the OP2 is in a high output impedance state, which configures the APA2069 as SE driver from OUT+. I<sub>DD</sub> is reduced by approximately one-half in the SE mode.

The Control of the SE/BTL input can be a logic-level TTL source or a resistor divider network or the stereo head-phone jack with switch pin as shown in the Application Circuit.



### Output SE/BTL Operation (Cont.)



Figure 2: SE/BTL Input Selection by Readphone Plug

In Figure 2, input SE/BTL operates as below:

When the Readphone plug is inserted, the  $1k\Omega$  resistor is disconnected and the  $SE/\overline{BTL}$  input is pulled high and enables the SE mode. When the input goes high, the OUT- amplifier is shutdown which causes the speaker to mute. The OUT+ amplifier then drives through the output capacitor ( $C_o$ ) into the headphone jack. When there is no headphone plugged into the system, the contact pin of the headphone jack is connnected from the signal pin, the voltage divider set up by resistors  $100k\Omega$  and  $1k\Omega$ . Resistor  $1k\Omega$  then pulls low the  $SE/\overline{BTL}$  pin, enabling the BTL function.

#### **Volume Control Function**

The APA2069 has an internal stereo volume control whose setting is the function of the DC voltage applied to the VOLUME input pin. The APA2069 volume control consists of 32 steps that are individually selected by a variable DC voltage level on the VOLUME control pin. The range of the steps, controlled by the DC voltage, are from 20dB to -80dB. Each gain step corresponds to a specific input voltage range, as shown in the table. To minimize the effect of noise on the volume control pin, which can affect the selected gain level, hysteresis and clock delay are implemented. The amount of hysteresis corresponds to half of the step width, as shown in the volume control graph.



Figure 3: Gain Setting vs. DC Volume Pin Voltage

For the highest accuracy, the voltage shown in the 'recommended voltage' column of the table is used to select a desired gain. This recommended voltage is exactly halfway between the two nearest transitions. The gain levels are 2dB/step from 20dB to -40dB in the BTL mode, and the last step at -80dB as mute mode.

### Input Resistance, R,

The gain for each audio input of the APA2069 is set by the internal resistors ( $R_i$  and  $R_F$ ) of volume control amplifier in inverting configuration.

SE Gain = 
$$A_v = -\frac{R_F}{R_s}$$
 (2)

BTL Gain = 
$$-2 \times \frac{R_F}{R_i}$$
 (3)

BTL mode operation brings the factor of 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. For varying gain settings, the APA2069 generates each input resistance on the figure 4. The input resistance will affect the low frequency performance of audio signal. The minmum input resistance is  $25k\Omega$  when gain setting is 20dB and the resistance will ramp up when close loop gain below 20dB. The input resistance has wide variation (+/-10%) caused by process variation.



#### Input Resistance, R, (Cont.)



Figure 4: Input resistance vs. Gain setting

#### Input Capacitor, C

In the typical application, an input capacitor,  $C_i$ , is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case,  $C_i$  and the minimum input impedance  $R_i$  (25k $\Omega$ ) form a high-pass filter with the corner frequency determined in the following equation :

$$F_{c}(highpass) = \frac{1}{2\pi \times 25k\Omega \times C_{c}}$$
 (4)

The value of  $C_{_{\rm i}}$  is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where  $R_{_{\rm i}}$  is  $25k\Omega$  and the specification calls for a flat bass response down to 50Hz. Equation is reconfigured as below :

$$C_{i} = \frac{1}{2\pi \times 25k\Omega \times F_{c}}$$
 (5)

When the input resistance variation is considered, the value of  $C_i$  is  $0.13\mu F$ , a value in the range  $0.22\mu F$  to  $1.0\mu F$  would be chosen. A further consideration for this capacitor is the leakage path from the input source through the input network  $(R_i + R_F, C_i)$  to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason, a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held at  $V_{DD}/2$ , which is likely higher than the

source DC level. Please note that it is important to confirm the capacitor polarity in the application.

#### Effective Bypass Capacitor, C<sub>B</sub>

A power amplifier, proper supply bypassing, is critical for low noise performance and high power supply rejection. The capacitor location on the BYPASS pin should be as close to the device as possible. The effect of a larger supply bypass capacitor is to improve PSRR due to increased half-supply stability. Two critical criteria of bypass capacitor ( $C_B$ ):  $1^{\rm st}$ , it depends upon desired PSRR requirements and click-and-pop performance;  $2^{\rm nd}$ , the leakage current of  $C_B$  will induce the voltage drop of  $V_{\rm BYPASS}$  (voltage of BYPASS pin), and if the  $V_{\rm BYPASS}$  is less than  $0.49V_{\rm DD}$ , APA2069 will enter mute condition. The value of  $V_{\rm BYPASS}$  can be calculated as below:

$$V_{\text{BYPASS}} = 0.5V_{\text{DD}} - I_{\text{Leakage}} \times 150k\Omega$$
 (6)

Where

 $I_{Leakage}$  =Leakage current of  $C_B$ 

Therefore, it is recommended that  $C_{\rm B}$  leakage current should be no more then 0.4 $\mu A$  for properly work of APA2069.

To avoid the start-up pop noise, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation should be maintained.

$$\frac{1}{(C_{_{B}} X150k\Omega)} \ll \frac{1}{C_{_{I}} X150k\Omega}$$
 (7)

The capacitor is fed from a 150k $\Omega$  resistor inside of the amplifier and the 150k $\Omega$  is the maximum input resistance of (R<sub>i</sub>+R<sub>F</sub>). Bypass capacitor, C<sub>B</sub>, values of 2.2 $\mu$ F to 10 $\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD+N and noise performance.

The bypass capacitance also affects the start up time. It is determined in the following equation:

$$T_{\text{start up}} = 5X(C_{_{\text{B}}}X150k\Omega) \tag{8}$$



#### Output Coupling Capacitor, Co

In the typical single-supply SE configuration, an output coupling capacitor ( $\mathrm{C}_{\mathrm{o}}$ ) is required to block the DC bias at the output of the amplifier thus preventing DC currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by the following equation:

$$F_{C}(highpass) = \frac{1}{2\pi R_{L}C_{O}}$$
 (9)

For example, a 330µF capacitor with an  $8\Omega$  speaker would attenuate low frequencies below 60.6Hz. The main disadvantage, from a performance standpoint, is the load impedance is typically small, which drives the low-frequency corner higher degrading the bass response. Large values of  $\mathrm{C}_{\mathrm{O}}$  are required to pass low frequencies into the load.

#### Power Supply Decoupling, C<sub>s</sub>

The APA2069 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD+N) is as low as possible. Power supply decoupling also prevents the oscillations being caused by long lead length between the amplifier and the speaker. The optimum decoupling is achieved by using two different types of capacitors that target on different types of noise on the power supply leads.

For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically  $0.1\mu F$ , is placed as close as possible to the device  $V_{DD}$  lead works the best. For filtering lower-frequency noise signals, it is recommended to place a large aluminum electrolytic capacitor of  $10\mu F$  or greater near the audio power amplifier

#### **Optimizing Depop Circuitry**

Circuitry has been included in the APA2069 to minimize the amount of popping noise at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate clicks and pops, all capacitors must be fully discharged before turn-on. Rapid on/off switching of the device or the shutdown function will cause the clicks and pops.

The value of  $\rm C_i$  will also affect turn-on pops (Refer to Effective Bypass Capacitance). The bypass voltage ramp up should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of  $\rm C_B$  can be changed to alter the device turn-on time and the amount of clicks and pops. By increasing the value of  $\rm C_B$ , turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the size of  $\rm C_B$  and the turn-on time. In a SE configuration, the output coupling capacitor,  $\rm C_O$ , is of particular concern.

This capacitor discharges through the internal  $10k\Omega$  resistors. Depending on the size of  $C_{\rm O}$ , the time constant can be relatively large. To reduce transients in the SE mode, an external  $1k\Omega$  resistor can be placed in parallel with the internal  $10k\Omega$  resistor. The tradeoff for using this resistor is an increase in quiescent current. In most cases, choosing a small value of  $C_{\rm i}$  in the range of  $0.33\mu{\rm F}$  to  $1\mu{\rm F}$ ,  $C_{\rm B}$  being equal to  $4.7\mu{\rm F}$  and an external  $1k\Omega$  resistor should be placed in parallel with the internal  $10k\Omega$  resistor should produce a virtually clickless and popless turn-on.

A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain, therefore, it is advantageous to use low-gain configurations.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the APA2069 contains a shutdown pin to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when a logic low is placed on the SHUTDOWN pin. The trigger point between a logic high and logic low level is typically 2.0V. It is best to switch between the ground and the supply  $V_{\rm DD}$  to provide maximum device performance.

By switching the  $\overline{SHUTDOWN}$  pin to low, the amplifier enters a low-current state,  $I_{DD} < 1\mu A$ . APA2069 is in the shutdown mode. Under normal operation,  $\overline{SHUTDOWN}$  pin pull to high level to keep the IC out of the shutdown mode. The  $\overline{SHUTDOWN}$  pin should be tied to a definite voltage to avoid unwanted state changing.



#### **BTL Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load.

The following equations are the basis for calculating amplifier efficiency.

$$Efficiency = \frac{P_O}{P_{SUP}}$$
 (10)

Where

$$P_{\text{O}} = \frac{V_{\text{orms}} \times V_{\text{orms}}}{R_{\text{L}}} = \frac{(V_{\text{P}} \times V_{\text{P}})}{2R_{\text{L}}}$$

$$V_{\text{orms}} = \frac{V_{\text{P}}}{\sqrt{2}} \tag{11}$$

$$P_{SUP} = V_{DD} \times I_{DDAVG} = V_{DD} \times \frac{2V_{P}}{\pi R}$$
 (12)

Efficiency of a BTL configuration:

$$\frac{P_{o}}{P_{SUP}} = \frac{(\frac{V_{p} \times V_{p}}{2R_{L}})}{(V_{DD} \times \frac{2V_{p}}{\pi R_{L}})} = \frac{\pi V_{p}}{4V_{DD}}$$
 (13)

Table 1 calculates efficiencies for four different output power levels.

Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than the dissipation in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1W audio system with  $8\Omega$  loads and a 5V supply, the maximum draw on the power supply is almost 3W.

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to the utmost advantage when possible. Note that in equation,  $V_{\rm DD}$  is in the denominator. This indicates that as  $V_{\rm DD}$  goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

| P <sub>o</sub> (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>D</sub> (W) |
|--------------------|----------------|---------------------|---------------------|--------------------|
| 0.25               | 31.25          | 0.16                | 2.00                | 0.55               |
| 0.50               | 47.62          | 0.21                | 2.83                | 0.55               |
| 1.00               | 66.67          | 0.30                | 4.00                | 0.5                |
| 1.25               | 78.13          | 0.32                | 4.47                | 0.35               |

\*\*High peak voltages cause the THD+N to increase.

Table 1. Efficiency vs. Output Power in 5-V/8 $\Omega$  BTL Systems

#### **Power Dissipation**

Whether the power amplifier is operated in BTL or SE mode, power dissipation is the major concern. Equation14 states the maximum power dissipation point for a SE mode operating at a given supply voltage and driving a specified load.

SE mode: 
$$P_{DMAX} = \frac{V_{DD}^2}{2\pi^2 R}$$
 (14)

In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus, the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode.

BTL mode: 
$$P_{DMAX} = \frac{4V_{DD}^2}{2\pi^2 R_1}$$
 (15)

Since the APA2069 is a dual channel power amplifier, the maximum internal power dissipation is 2 times that both of equations depend on the mode of operation. Even with this substantial increase in power dissipation, the APA2069 does not require extra heatsink. The power dissipation from equation14, assuming a 5V-power supply and an  $8\Omega$  load, must not be greater than the power dissipation that results from the equation16:

$$P_{\text{DMAX}} = \frac{T_{\text{JMAX}} - T_{\text{A}}}{\theta_{\text{JA}}} \tag{16}$$

For DIP16-A package with thermal pad, the thermal resistance ( $\theta_{IA}$ ) is equal to 45°C/W.



#### **Power Dissipation (Cont.)**

Since the maximum junction temperature  $(T_{J,MAX})$  of APA2069 is 150°C and the ambient temperature  $(T_A)$  is defined by the power system design, the maximum power dissipation which the IC package is able to handle can be obtained from equation16.

Once the power dissipation is greater than the maximum limit ( $P_{\rm D,MAX}$ ), either the supply voltage ( $V_{\rm DD}$ ) must be decreased, the load impedance ( $R_{\rm L}$ ) must be increased or the ambient temperature should be reduced.

#### **Thermal Consideration**

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions.

To calculate maximum ambient temperatures, first consideration is that the numbers from the **Power Dissipation vs. Output Power** graphs are per channel values, therefore, the dissipation of the IC heat needs to be doubled for two-channel operation. Given  $\theta_{\text{JA}}$ , the maximum allowable junction temperature  $(T_{\text{JMAX}})$ , and the total internal dissipation  $(P_{\text{D}})$ , the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the APA2069 is 150°C. The internal dissipation figures are taken from the **Power Dissipation vs. Output Power** graphs.

$$T_{AMax} = T_{JMax} - \theta_{JA} P_{D}$$
 (16)  
150 - 45(0.8\*2) = 78°C

The APA2069 is designed with a thermal shutdown protection that turns the device off when the junction temperature surpasses 150°C to prevent damaging the IC.



# **Package Information**

### DIP-16



| Ş                      | DIP-16 |       |           |       |  |  |  |
|------------------------|--------|-------|-----------|-------|--|--|--|
| SY<br>M<br>B<br>O<br>L | MILLIM | ETERS | INCHES    |       |  |  |  |
| 6                      | MIN.   | MAX.  | MIN.      | MAX.  |  |  |  |
| Α                      |        | 5.33  |           | 0.210 |  |  |  |
| A1                     | 0.38   |       | 0.015     |       |  |  |  |
| A2                     | 2.92   | 4.95  | 0.115     | 0.195 |  |  |  |
| b                      | 0.36   | 0.56  | 0.014     | 0.022 |  |  |  |
| b2                     | 1.14   | 1.78  | 0.045     | 0.070 |  |  |  |
| С                      | 0.20   | 0.35  | 0.008     | 0.014 |  |  |  |
| D                      | 18.6   | 20.31 | 0.732     | 0.800 |  |  |  |
| D1                     | 0.13   |       | 0.005     |       |  |  |  |
| E                      | 7.62   | 8.26  | 0.300     | 0.325 |  |  |  |
| E1                     | 6.10   | 7.11  | 0.240     | 0.280 |  |  |  |
| е                      | 2.54   | BSC   | 0.10      | 0 BSC |  |  |  |
| eA                     | 7.62   | BSC   | 0.300 BSC |       |  |  |  |
| eВ                     |        | 10.92 |           | 0.430 |  |  |  |
| L                      | 2.92   | 3.81  | 0.115     | 0.150 |  |  |  |

Note: 1. Followed from JEDEC MS-001AB

Dimension D, D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 10 mil.



# **Package Information**

### DIP-16A



| ş     | DIP-16A |       |           |       |  |  |
|-------|---------|-------|-----------|-------|--|--|
| SYMBO | MILLIM  | ETERS | INCHES    |       |  |  |
| P     | MIN.    | MAX.  | MIN.      | MAX.  |  |  |
| А     |         | 5.33  |           | 0.210 |  |  |
| A1    | 0.38    |       | 0.015     |       |  |  |
| A2    | 2.92    | 4.95  | 0.115     | 0.195 |  |  |
| b     | 0.36    | 0.56  | 0.014     | 0.022 |  |  |
| b2    | 1.14    | 1.78  | 0.045     | 0.070 |  |  |
| С     | 0.20    | 0.35  | 0.008     | 0.014 |  |  |
| D     | 18.6    | 20.31 | 0.732     | 0.800 |  |  |
| D1    | 0.13    |       | 0.005     |       |  |  |
| E     | 7.62    | 8.26  | 0.300     | 0.325 |  |  |
| E1    | 6.10    | 7.11  | 0.240     | 0.280 |  |  |
| е     | 2.54    | BSC   | 0.100     | ) BSC |  |  |
| eA    | 7.62    | BSC   | 0.300 BSC |       |  |  |
| еВ    |         | 10.92 |           | 0.430 |  |  |
| L     | 2.92    | 3.81  | 0.115     | 0.150 |  |  |

Note: 1. Followed from JEDEC MS-001AB
2. Dimension D, D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 10 mil.



# **Classification Profile**



## **Classification Reflow Profiles**

| Profile Feature                                                                                   | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|---------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
|                                                                                                   | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                       | 3 °C/second max.                   | 3°C/second max.                    |
| Liquidous temperature (T <sub>L</sub> ) Time at liquidous (t <sub>L</sub> )                       | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>p</sub> )*                                                  | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> ) | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                     | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                     | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

<sup>\*\*</sup> Tolerance for time at peak profile temperature  $(t_p)$  is defined as a supplier minimum and a user maximum.



## **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|----------------------|--------------------------------|--------------------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                                     |
| ≥2.5 mm              | 220 °C                         | 220 °C                                     |

Table 2. Pb-free Process - Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup> >2000 |
|----------------------|--------------------------------|------------------------------------|------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                       |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                       |
| ≥2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                       |

## **Reliability Test Program**

| Test item     | Method             | Description                  |
|---------------|--------------------|------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                 |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ 125°C       |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C |
| TCT           | JESD-22, A104      | 500 Cycles, -65°C~150°C      |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                     |
| MM            | JESD-22, A115      | VMM 200V                     |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA  |

#### **Customer Service**

### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP,

Hsin-Chu, Taiwan Tel: 886-3-5642000 Fax: 886-3-5642050

Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838